

<Dual-In-Line Package Intelligent Power Module>

# 1200V LARGE DIPIPM Ver.4 Series APPLICATION NOTE PS22A7★

# Table of contents

| CHAPTER 1 INTRODUCTION                                                              | 2  |
|-------------------------------------------------------------------------------------|----|
| 1.1 Target Applications                                                             | 2  |
| 1.2 Product Line-up                                                                 | 2  |
| 1.3 Functions and Features                                                          | 2  |
| 1.4 The Differences of Previous Series (1200V Large DIPIPM PS2205*) and This Series |    |
| 1.5 The Differences between 50A Rating PS22A79 and Others (PS22A72~PS22A78-E)       | 4  |
| CHAPTER2 SPECIFICATIONS AND CHARACTERISTICS                                         | 5  |
| 2.1 Specifications                                                                  |    |
| 2.1.1 Maximum Ratings                                                               | 5  |
| 2.1.2 Thermal Resistance                                                            |    |
| 2.1.3 Electric Characteristics (Power Part)                                         |    |
| 2.1.5 Recommended Operating Conditions                                              | 8  |
| 2.1.6 Mechanical Characteristics and Ratings                                        | 9  |
| 2.2 Protective Functions and Operating Sequence                                     |    |
| 2.2.1 Short Circuit Protection                                                      |    |
| 2.2.3 Temperature Output Function                                                   |    |
| 2.3 Package Outlines                                                                |    |
| 2.3.1 Outline Drawing                                                               | 21 |
| 2.3.2 Power Chip Position                                                           |    |
| 2.3.3 Marking Position                                                              |    |
| 2.4 Mounting Method                                                                 |    |
| 2.4.1 Electric Spacing                                                              |    |
| 2.4.2 Mounting Method and Precautions                                               |    |
| 2.4.3 Soldering Conditions                                                          |    |
| CHAPTER3 SYSTEM APPLICATION HIGHLIGHT                                               |    |
| 3.1 Application Guidance                                                            |    |
| 3.1.1 System Connection                                                             | 27 |
| 3.1.2 Interface Circuit (Direct Coupling Interface example)                         | 28 |
| 3.1.4 Circuits of Signal Input terminals and Fo Terminal                            | 30 |
| 3.1.5 Snubber Circuit                                                               |    |
| 3.1.6 Influence of Wiring                                                           |    |
| 3.1.8 SOA of DIPIPM                                                                 |    |
| 3.1.9 SCSOA                                                                         |    |
| 3.1.10 Power Life Cycles                                                            |    |
| 3.2 Power Loss and Thermal Dissipation Calculation                                  |    |
| 3.2.2 Temperature Rise Considerations and Calculation Example                       | 42 |
| 3.3 Noise and ESD Withstand Capability                                              | 43 |
| 3.3.1 Evaluation Circuit of Noise Withstand Capability                              | 43 |
| 3.3.2 Countermeasures and Precautions                                               |    |
|                                                                                     |    |
| CHAPTER 4 Bootstrap Circuit Operation                                               |    |
| 4.1 Bootstrap Circuit Operation                                                     | 46 |
| 4.2 Bootstrap Supply Circuit Current at Switching State                             |    |
| 4.3 Note for designing the bootstrap circuit                                        | 48 |
| 4.4 Initial charging in bootstrap circuit                                           |    |
| CHAPTER5 PACKAGE HANDLING                                                           |    |
| 5.1 Packaging Specification                                                         | 50 |
| 5.2 Handling Precautions                                                            | 51 |

## **CHAPTER 1 INTRODUCTION**

#### 1.1 Target Applications

Motor drives for industrial use, such as packaged air conditioners, general-purpose inverter, servo, except for automotive applications.

## 1.2 Product Line-up

Table 1-1 Line-up

| Type Name | IGBT Rating | Motor Rating (Note 1)     | Isolation Voltage                               |
|-----------|-------------|---------------------------|-------------------------------------------------|
| PS22A72   | 5A/1200V    | 0.75kW/440V <sub>AC</sub> |                                                 |
| PS22A73   | 10A/1200V   | 1.5kW/440V <sub>AC</sub>  | V 0500V                                         |
| PS22A74   | 15A/1200V   | 2.2kW/440V <sub>AC</sub>  | V <sub>iso</sub> = 2500Vrms<br>(Sine 60Hz, 1min |
| PS22A76   | 25A/1200V   | 3.7kW/440V <sub>AC</sub>  | All shorted pins-heat sink)                     |
| PS22A78-E | 35A/1200V   | 5.5kW/440V <sub>AC</sub>  | All shorted pilis-fleat silik)                  |
| PS22A79   | 50A/1200V   | 7.5kW/440V <sub>AC</sub>  |                                                 |

Note 1: These motor ratings are general ratings, so those may be changed by conditions.

#### 1.3 Functions and Features

1200V Large DIPIPM Ver.4 is a compact intelligent power module with transfer molding package favorable for larger mass production. And it includes power chips, drive and protection circuits.

1200V Large DIPIPM Ver.4 realized higher thermal radiation performance by the insulated structure with high thermal conducting insulated sheet, so that it has higher current rating line-up up to 50A despite its mounting area decreases to 75% compared with previous 1200V Large DIPIPM (Line-up is up to 25A).

In addition, since 600V rating series up to 75A are available with same package and pin layout, it is able to use the same designed PCB.

Outline photograph and internal cross-section structure are described in Fig.1-1 and Fig.1-2.



Fig.1-1 Package outline



Fig.1-2 Internal cross-section structure

#### Features:

- For P-side IGBTs
  - -Drive circuit
  - -High voltage level shift circuit
  - -Control supply under voltage (UV) protection circuit (without fault signal output)
- For N-side IGBTs
  - -Drive circuit
  - -Short circuit (SC) protection circuit (by detecting sense current divided at N-side IGBT with external sense resistor)
  - Control supply under voltage (UV) protection circuit (with fault signal output)
     Analog output of LVIC temperature
- Fault Signal Output
  - Corresponding to SC protection and N-side UV protection
- IGBT Drive Supply

   Single DC15V power supply
- Control Input Interface
   -High active logic
- UL recognized UL1557 File E80276



Fig.1-3 Internal circuit schematic

## 1.4 The Differences of Previous Series (1200V Large DIPIPM PS2205\*) and This Series

## (1) Enlargement of maximum current rating to 50A

Due to change its insulation structure from mold resin insulation to insulated thermal dissipation sheet, it became possible to decrease the thermal resistance between junction and case Rth(j-c) substantially. And also it incorporates Mitsubishi's latest power chips CSTBT. So that despite its mounting area decreases to 75%, it realized higher current rating up to 50A.

#### (2) Changing the method of short circuit protection (SC)

In the previous series the shunt resistor was inserted between N terminal and power GND line for detecting short circuit current. But the loss at the resistor escalates with increasing current rating, so high wattage type resistor is needed. In this series, the current detection method was changed to the one of detecting slight sense current divided from main current by using on-chip current sense IGBTs. So that the shunt resistor inserted to main flow path for SC protection becomes unnecessary and it can decrease loss. For more detail, refer <u>Section 2.2.1</u>.

#### (3) Analog output function of LVIC temperature

This function measures temperature of the control LVIC by built in temperature detecting circuit on LVIC and output it by analog signal. But the heat generated at IGBT and FWDi transfers to LVIC through the mold package and the inner and outer heat sink. So that LVIC temperature cannot respond to rapid temperature change of those power chips effectively. (e.g. motor lock, short current)

It is able to replace the thermistor which was set on outer heat sink with this function. For more detail, refer Section 2.2.3.

#### (4) Terminal layout

Because of additional functions above (2), (3) and divided N-side IGBT emittera, the terminal layout was changed from previous 1200V Large DIPIPM series. For more detail, refer <u>Section 2.3</u>.

## 1.5 The Differences between 50A Rating PS22A79 and Others (PS22A72~PS22A78-E)

In these products there are some differences between 50A rating PS22A79 and others (5A~35A rating) as below.

Table1-2 Differences of parts and functions

| Item                                                 | PS22A79                                                                                                                                      | PS22A72~PS22A78-E      | Ref.          |
|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------|
| no                                                   | 50A                                                                                                                                          | 5A~35A                 | 11011         |
| Built-in IGBT                                        | Sixth generation CSTBT                                                                                                                       | Fifth generation CSTBT | -             |
| Temperature output function (V <sub>OT</sub> Output) | Built-in But output characteristic and recommended outer circuit with V <sub>OT</sub> terminal are different with 5A ~ 35 A rating products. | Built-in               | Section 2.2.3 |

Table1-3 Differences of characteristic and recommended condition

| Item                            | Symbol            | PS22A79                                                                        | PS22A72~PS22A78-E                      |
|---------------------------------|-------------------|--------------------------------------------------------------------------------|----------------------------------------|
|                                 | Cymbol I          | 50A                                                                            | 5A~35A                                 |
| Temperature output              | V <sub>OT</sub>   | $2.26V \sim 2.51V$ (LVIC temperature=75°C with pull down resistor $5k\Omega$ ) | 3.57V~3.69V<br>(LVIC temperature=85°C) |
| Arm-shoot-through blocking time | t <sub>dead</sub> | Minimum 3.3µs                                                                  | Minimum 3.0µs                          |

There are other differences due to current rating. Please refer each datasheet for more detail.

## **CHAPTER2 SPECIFICATIONS AND CHARACTERISTICS**

#### 2.1 Specifications

The specifications are described below by using PS21A7A (75A/600V) as an example. Please refer to respective datasheet for the detailed description of other types.

#### 2.1.1 Maximum Ratings

The maximum ratings of PS22A78-E are shown in Table 2-1.

Table 2-1 Maximum Ratings of PS22A78-E

MAXIMUM RATINGS (T<sub>j</sub> = 25°C, unless otherwise noted)

**INVERTER PART** 

| Symbol                 | Parameter                          | Condition                         | Ratings  | Unit |              |
|------------------------|------------------------------------|-----------------------------------|----------|------|--------------|
| Vcc                    | Supply voltage                     | Applied between P-NU,NV,NW        | 900      | V    | <b>←</b> (1) |
| V <sub>CC(surge)</sub> | Supply voltage (surge)             | Applied between P-NU,NV,NW        | 1000     | V    | (2)          |
| V <sub>CES</sub>       | Collector-emitter voltage          |                                   | 1200     | V    | (3)          |
| ±lc                    | Each IGBT collector current        | T <sub>C</sub> = 25°C             | 35       | Α    | (4)          |
| ±l <sub>CP</sub>       | Each IGBT collector current (peak) | T <sub>C</sub> = 25°C, up to 1ms  | 70       | Α    |              |
| Pc                     | Collector dissipation              | T <sub>C</sub> = 25°C, per 1 chip | 129.9    | W    | 1            |
| $T_{j}$                | Junction temperature               |                                   | -20~+150 | °C   | (5)          |

#### CONTROL (PROTECTION) PART

| Symbol          | Parameter                     | Condition                                                                                                                                             | Ratings                  | Unit |
|-----------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------|
| $V_D$           | Control supply voltage        | Applied between V <sub>P1</sub> -V <sub>PC</sub> , V <sub>N1</sub> -V <sub>NC</sub>                                                                   | 20                       | V    |
| $V_{DB}$        | Control supply voltage        | Applied between V <sub>UFB</sub> -V <sub>UFS</sub> , V <sub>VFB</sub> -V <sub>VFS</sub> , V <sub>WFB</sub> -V <sub>WFS</sub>                          | 20                       | V    |
| $V_{IN}$        | Input voltage                 | Applied between U <sub>P</sub> , V <sub>P</sub> , W <sub>P</sub> -V <sub>PC</sub> , U <sub>N</sub> , V <sub>N</sub> , W <sub>N</sub> -V <sub>NC</sub> | -0.5~V <sub>D</sub> +0.5 | V    |
| $V_{FO}$        | Fault output supply voltage   | Applied between F <sub>O</sub> -V <sub>NC</sub>                                                                                                       | -0.5~V <sub>D</sub> +0.5 | V    |
| I <sub>FO</sub> | Fault output current          | Sink current at F <sub>0</sub> terminal                                                                                                               | 1                        | mA   |
| V <sub>SC</sub> | Current sensing input voltage | Applied between CIN-V <sub>NC</sub>                                                                                                                   | -0.5~V <sub>D</sub> +0.5 | V    |

#### TOTAL SYSTEM

| Symbol                | Parameter                                                                  | Condition                                                                                                           | Ratings  | Unit             |     |
|-----------------------|----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|----------|------------------|-----|
| V <sub>CC(PROT)</sub> | Self protection supply voltage limit (Short circuit protection capability) | $V_D = 13.5 \sim 16.5 \text{V}$ , Inverter Part $T_j = 125 ^{\circ}\text{C}$ , non-repetitive, up to $2\mu\text{s}$ | 800      | V                | (6) |
| T <sub>C</sub>        | Module case operation temperature                                          | (Note 1)                                                                                                            | -20~+100 | °C               |     |
| T <sub>stg</sub>      | Storage temperature                                                        |                                                                                                                     | -40~+125 | °C               |     |
| V <sub>iso</sub>      | Isolation voltage                                                          | 60Hz, Sinusoidal, AC 1min, between connected all pins and heat sink plate                                           | 2500     | V <sub>rms</sub> |     |

Note 1: Tc measurement point



#### [Item explanation]

(1) Vcc The maximum P-N voltage in no switching state. Voltage suppressing circuit such as a brake circuit is necessary if the voltage exceeds this value.

(2) Vcc(surge) The maximum P-N surge voltage in switching state. snubber circuit is necessary if the voltage exceeds Vcc(surge). (3) V<sub>CES</sub> The maximum sustained collector-emitter voltage of built-in IGBT.

(4) ±lc The allowable DC current continuously flowing at collect electrode (@Tc=25°C)

(5) Tj The maximum junction temperature rating is 150°C.But for safe operation, it is recommended to limit the average junction temperature up to 125°C. Repetitive temperature variation ΔTj affects the life time of power cycle, so refer life time curves (Section 3.1.10) for safety design.

(6) Vcc(prot) The maximum supply voltage for IGBT turning off safely in case of an SC fault. The power chip might be damaged if supply voltage exceeds this rating.

(7) Tc position

Tc (case temperature) is defined to be the temperature just underneath the specified power chip. Please mount a thermocouple on the heat sink surface at the defined position to get accurate temperature information. Due to the control schemes (e.g. Control scheme is different between P and N-side), there is the possibility that highest Tc point is different from above point. In such cases, it is necessary to change the measuring point to that under the highest power chip. (Refer Section 2.3.2)

#### 2.1.2 Thermal Resistance

Table 2-2 shows the thermal resistance of PS22A78-E.

Table 2-2 Thermal resistance of PS22A78-E

#### THERMAL RESISTANCE

| Symbol                | Parameter                | Condition                           | Limits |      |      | Unit  |
|-----------------------|--------------------------|-------------------------------------|--------|------|------|-------|
|                       |                          | Condition                           | Min.   | Тур. | Max. | Offic |
| $R_{th(j-c)Q}$        | Junction to case thermal | Inverter IGBT part (per 1/6 module) | -      | -    | 0.77 | K/W   |
| R <sub>th(j-c)F</sub> | resistance (Note 2)      | Inverter FWDi part (per 1/6 module) | -      | -    | 1.25 | K/W   |

Note 2: Grease with good thermal conductivity and long-term endurance should be applied evenly with about +100µm~+200µm on the contacting surface of DIPIPM and heat sink. The contacting thermal resistance between DIPIPM case and heat sink Rth(c-f) is determined by the thickness and the thermal conductivity of the applied grease. For reference, Rth(c-f) is about 0.2K/W (per 1/6 module, grease thickness: 20µm, thermal conductivity: 1.0W/m•k).

The above data shows the thermal resistance between chip junction and case at steady state. The thermal resistance goes into saturation in about 10 seconds. The thermal resistance under 10sec is called as transient thermal impedance which is shown in Fig.2-1.  $Zth(j-c)^*$  is the normalized value of the transient thermal impedance.  $(Zth(j-c)^* = Zth(j-c) / Rth(j-c)max)$  For example, the IGBT transient thermal impedance of PS22A78-E in 0.1s is  $0.77 \times 0.53 = 0.41 \text{K/W}$ .

The transient thermal impedance isn't used for constantly current, but for short period current (ms order). (E.g. In the cases at motor starting, at motor lock…)



Fig.2-1 Typical transient thermal impedance

#### 2.1.3 Electric Characteristics (Power Part)

Table 2-3 shows the typical static characteristics and switching characteristics of PS22A78-E.

Table 2-3 Static characteristics and switching characteristics of PS22A78-E Inverter Part

| Cumbal               | Parameter                    | Condition                                                                         |                        | Limits |      |      | Unit  |
|----------------------|------------------------------|-----------------------------------------------------------------------------------|------------------------|--------|------|------|-------|
| Symbol               | Farameter                    | Condition                                                                         |                        | Min.   | Тур. | Max. | Offic |
| V <sub>CE(sat)</sub> | Collector-emitter saturation | V <sub>D</sub> =V <sub>DB</sub> = 15V. V <sub>IN</sub> = 5V. I <sub>C</sub> = 35A | T <sub>j</sub> = 25°C  |        | 1.90 | 2.60 | V     |
| V CE(sat)            | voltage                      | $V_D = V_{DB} = 15V, V_{IN} = 5V, I_C = 35A$                                      | T <sub>j</sub> = 125°C | -      | 2.00 | 2.70 | V     |
| $V_{EC}$             | FWDi forward voltage         | $V_{IN} = 0V, -I_{C} = 35A$                                                       |                        | ı      | 2.20 | 2.80 | V     |
| t <sub>on</sub>      |                              | $V_{CC}$ = 600V, $V_{D}$ = $V_{DB}$ = 15V                                         |                        | 0.50   | 1.20 | 1.90 | μs    |
| t <sub>C(on)</sub>   |                              |                                                                                   |                        | -      | 0.60 | 0.90 | μs    |
| t <sub>off</sub>     | Switching times              | I <sub>C</sub> = 35A, T <sub>j</sub> = 125°C, V <sub>IN</sub> = 0↔5V              |                        | -      | 2.40 | 3.50 | μs    |
| t <sub>C(off)</sub>  |                              | Inductive Load (upper-lower arm)                                                  |                        | -      | 0.60 | 0.90 | μs    |
| t <sub>rr</sub>      |                              |                                                                                   |                        | -      | 0.50 | -    | μs    |
|                      | Collector-emitter cut-off    | V V                                                                               | T <sub>j</sub> = 25°C  | -      | -    | 1    | А     |
| I <sub>CES</sub>     | current                      | V <sub>CE</sub> =V <sub>CES</sub>                                                 | T <sub>j</sub> = 125°C | -      | -    | 10   | mA    |

Switching time definition and performance test method are shown in Fig.2-2 and 2-3.



Fig.2-2 Switching time definition



Fig.2-3 Evaluation circuit (inductive load)
Short A for N-side IGBT, and short B for P-side IGBT evaluation





Conditions:  $V_{CC}$ =600V,  $V_D$ = $V_D$ =15V, Tj=125°C, Ic=35A, Inductive load half-bridge circuit Fig.2-4 Typical switching waveform (PS22A78-E)

#### 2.1.4 Electric Characteristics (Control Part)

Table 2-4 Control (Protection) characteristics of PS22A78-E CONTROL (PROTECTION) PART

| Cumbal           | Parameter                    | Cons                                                                         | Condition                                                                                                                            |      | Limits |      | Unit |
|------------------|------------------------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------|--------|------|------|
| Symbol           | Parameter                    | Conc                                                                         |                                                                                                                                      |      | Тур.   | Max. | Unit |
| 1                |                              | Total of V <sub>P1</sub> -V <sub>PC</sub> , V <sub>N1</sub> -V <sub>NC</sub> | V <sub>D</sub> =15V, V <sub>IN</sub> =0V                                                                                             | -    | -      | 5.60 |      |
| I <sub>D</sub>   | Circuit current              | TOTAL OF VP1-VPC, VN1-VNC                                                    | $V_D=15V$ , $V_{IN}=5V$                                                                                                              | 1    | -      | 5.60 | mA   |
|                  | Circuit current              | Each part of V <sub>UFB</sub> -V <sub>UFS</sub> ,                            | $V_D=V_{DB}=15V$ , $V_{IN}=0V$                                                                                                       | ı    | -      | 1.10 | IIIA |
| I <sub>DB</sub>  |                              | $V_{VFB}$ - $\dot{V}_{VFS}$ , $V_{WFB}$ - $V_{WFS}$                          | $V_D=V_{DB}=15V$ , $V_{IN}=5V$                                                                                                       | -    | -      | 1.10 |      |
| I <sub>sc</sub>  | Short circuit trip level     |                                                                              | -20°C≤Tj≤125°C, Rs= 48.7Ω (±1%),<br>Not connecting outer shunt resistors to (Note 3)                                                 |      |        | -    | А    |
| $UV_DBt$         | P-side Control supply        | T <405°C                                                                     | Trip level                                                                                                                           | 10.0 | -      | 12.0 | V    |
| $UV_DBr$         | under-voltage protection(UV) | T <sub>j</sub> ≤125°C                                                        | Reset level                                                                                                                          | 10.5 | -      | 12.5 | V    |
| UV <sub>Dt</sub> | N-side Control supply        | T <405°C                                                                     | Trip level                                                                                                                           | 10.3 | -      | 12.5 | V    |
| $UV_Dr$          | under-voltage protection(UV) | T <sub>j</sub> ≤125°C                                                        | Reset level                                                                                                                          | 10.8 | -      | 13.0 | V    |
| V <sub>FOH</sub> | Foult output voltage         | V <sub>SC</sub> = 0V, F <sub>O</sub> terminal pulled                         | l up to 5V by 10kΩ                                                                                                                   | 4.9  | -      | -    | V    |
| $V_{FOL}$        | Fault output voltage         | $V_{SC} = 1V$ , $I_{FO} = 1mA$                                               |                                                                                                                                      | -    | -      | 0.95 | V    |
| t <sub>FO</sub>  | Fault output pulse width     | C <sub>FO</sub> =22nF                                                        | (Note 4)                                                                                                                             | 1.6  | 2.4    | -    | ms   |
| I <sub>IN</sub>  | Input current                | V <sub>IN</sub> = 5V                                                         | V <sub>IN</sub> = 5V                                                                                                                 |      | 1.00   | 1.50 | mA   |
| $V_{th(on)}$     | ON threshold voltage         | Applied between LL V/ W/ LL V/ W/ V/                                         |                                                                                                                                      | -    | -      | 3.5  | V    |
| $V_{th(off)}$    | OFF threshold voltage        | Applied between Up, Vp, VVp                                                  | Applied between U <sub>P</sub> , V <sub>P</sub> , W <sub>P</sub> , U <sub>N</sub> , V <sub>N</sub> , W <sub>N</sub> -V <sub>NC</sub> |      | -      | -    | , v  |
| $V_{OT}$         | Temperature output           | LVIC temperature = 85°C                                                      | (Note 5)                                                                                                                             | 3.57 | 3.63   | 3.69 | V    |

Note 3: Short circuit protection detects sense current divided from main current at N-side IGBT and works for N-side IGBT only. In the case that outer shunt resistor is inserted into main current path, protection current level I<sub>SC</sub> changes. For details, please refer the section about SC protection in this document.

<sup>4:</sup> Fault signal is output when short circuit or N-side control supply under-voltage protection works. The fault output pulse-width t<sub>FO</sub> depends on the capacitance of C<sub>FO</sub>. (C<sub>FO</sub> (typ.) = t<sub>FO</sub> x (9.1 x 10<sup>-6</sup>) [F])

<sup>5:</sup> DIPIPM doesn't shut down IGBTs and output fault signal automatically when temperature rises excessively. When temperature exceeds the protective level that user defined, controller (MCU) should stop the DIPIPM immediately. This output might exceed 5V when temperature rises excessively, so it is recommended to insert a clamp Di between controller supply (e.g. 5V) and V<sub>OT</sub> output for overvoltage protection.

#### 2.1.5 Recommended Operating Conditions

The recommended operating conditions of PS22A78-E are given in Table 2-5. Although these conditions are the recommended but not the necessary ones, it is highly recommended to operate the modules within these conditions so as to ensure DIPIPM safe operation.

Table 2-5 Recommended operating conditions of PS22A78-E RECOMMENDED OPERATION CONDITIONS

| Cumbal                         | Parameter Condition                              |                                                                                                                                | Condition                        |      | Limits |      | Unit  |
|--------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------------------|------|--------|------|-------|
| Symbol                         | Parameter                                        | Condition                                                                                                                      |                                  | Min. | Тур.   | Max. | Unit  |
| V <sub>CC</sub>                | Supply voltage                                   | Applied between P-NU, NV, NW                                                                                                   |                                  | 350  | 600    | 800  | V     |
| $V_D$                          | Control supply voltage                           | Applied between V <sub>P1</sub> -V <sub>PC</sub> , V <sub>N1</sub> -V <sub>NC</sub>                                            |                                  | 13.5 | 15.0   | 16.5 | V     |
| $V_{DB}$                       | Control supply voltage                           | Applied between V <sub>UFB</sub> -V <sub>UFS</sub> , V <sub>VFB</sub> -V <sub>VFS</sub> , V <sub>V</sub>                       | <sub>WFB</sub> -V <sub>WFS</sub> | 13.0 | 15.0   | 18.5 | V     |
| $\Delta V_D$ , $\Delta V_{DB}$ | Control supply variation                         |                                                                                                                                |                                  | -1   | -      | +1   | V/µs  |
| t <sub>dead</sub>              | Arm shoot-through blocking time                  | For each input signal                                                                                                          |                                  | 3.0  | -      | -    | μs    |
| $f_{PWM}$                      | PWM input frequency                              | $T_{\rm C} \le 100^{\circ}{\rm C}, T_{\rm j} \le 125^{\circ}{\rm C}$                                                           |                                  | -    | -      | 20   | kHz   |
| 1-                             | Allowable r.m.s. current                         | $V_{CC} = 600V$ , $V_D = 15V$ , P.F = 0.8,<br>Sinusoidal PWM                                                                   | f <sub>PWM</sub> = 5kHz          | -    | -      | 19.1 | Arms  |
| I <sub>O</sub>                 | Allowable I.III.S. current                       | $T_C \le 100^{\circ}\text{C}, T_j \le 125^{\circ}\text{C}$ (Note 7)                                                            | f <sub>PWM</sub> = 15kHz         | -    | -      | 12.8 | Aiiis |
| PWIN(on)                       |                                                  |                                                                                                                                | (Note 8)                         | 1.5  | -      | -    |       |
| PWIN(off)                      | Minimum input pulse width                        | $350 \le V_{CC} \le 800V$ , $13.5 \le V_D \le 16.5V$ , $13.0 \le V_{DB} \le 18.5V$ , $-20^{\circ}C \le T_C \le 100^{\circ}C$ , | I <sub>C</sub> ≤35A              | 2.3  | -      | -    | μs    |
| PVVIIN(OII)                    | N line wiring inductance less than 10nH (Note 9) | 35A <i<sub>C≤59.5A</i<sub>                                                                                                     | 2.9                              | -    | -      |      |       |
| $V_{NC}$                       | V <sub>NC</sub> variation                        | Between V <sub>NC</sub> -NU, NV, NW (including surge)                                                                          |                                  | -5.0 | -      | +5.0 | V     |
| Tj                             | Junction temperature                             |                                                                                                                                |                                  | -20  | -      | +125 | °C    |

<sup>7:</sup> The allowable r.m.s. current value depends on the actual application conditions.

Delayed Response Against Shorter Input Off Signal Than PWIN(off) (P-side only)



Real line: off pulse width>PWIN(off); turn on time t1 Broken line: off pulse width<PWIN(off); turn on time t2 (t1:Normal switching time)

<sup>8:</sup> DIPIPM might not make response to the input on signal with pulse width less than PWIN (on).

<sup>9:</sup> DIPIPM might make no response or delayed response (P-side IGBT only) for the input signal with off pulse width less than PWIN(off). Refer below about delayed response.

#### 2.1.6 Mechanical Characteristics and Ratings

The mechanical characteristics and ratings are shown in Table 2-6 Please refer to Section 2.4 for the detailed mounting instruction.

Table 2-6 Mechanical characteristics and ratings of PS22A78-E

#### MECHANICAL CHARACTERISTICS AND RATINGS

| Parameter                 | Con                    |                     | Unit |      |      |       |
|---------------------------|------------------------|---------------------|------|------|------|-------|
| Faiametei                 | Con                    | Condition           |      |      | Max. | Offic |
| Mounting torque           | Mounting screw : M4    | Recommended 1.18N·m | 0.98 | 1.18 | 1.47 | N⋅m   |
| Terminal pulling strength | Load 19.6N             | EIAJ-ED-4701        | 10   | -    | -    | S     |
| Terminal bending strength | Load 9.8N, 90deg. bend | EIAJ-ED-4701        | 2    | -    | -    | times |
| Weight                    |                        |                     | -    | 46   | -    | g     |
| Heat-sink flatness        |                        |                     | -50  | -    | 100  | μm    |

Measurement point of heat-sink flatness



## 2.2 Protective Functions and Operating Sequence

There are SC protection, UV protection and outputting LVIC temperature function in the large DIPIPM Ver.4. The detailed information is described below.

#### 2.2.1 Short Circuit Protection

In large DIPIPM Ver.4 series, the method of SC protection is different from DIPIPM Ver.3 series, which detects main current by shunt resistor inserted into main current path. It detects much smaller sense current, which is split at N-side IGBT, by measuring the potential of sense resistor connected to Vsc terminal. So high wattage type shunt resistor isn't necessary for SC protection, and the loss at shunt resistor can be reduced. (Fig.2-5)



<sup>\*)</sup> This wattage of sense resistor is described as a guide, so it is recommended to evaluate on your real system well.

Fig.2-5 SC protection circuit

SC protection works by inputting the potential, which is generated by sense current flowing into the sense resistor, to the CIN terminal. When SC ptotection works, DIPIPM shuts down all N-side IGBTs hardly and outputs Fo signal. (Its pulse width( $t_{Fo}$ ) is set by CFO capacitor.  $C_{FO} = t_{FO} \times 9.1 \times 10^{-6}$  [F]) Tabel 2-7 describes specified sense resistance and minimum SC protection current in that case for each products.

To prvent malfunction, it is recommended to insert RC filter before inputting to CIN terminal and set the time constant to shut down withiin 2μs when short circuit occurs. (Time constant 1.5μ-2.0μs is recommended.) Also it is necessary to set the resistance of RC filter to ten or more times of the sense resistor Rs.(Hundred times is recommended.)

Table 2-7 SC protection trip level (Condition: Tj=-20°C~125°C, Not connecting outer shunt resistors to NU,NV,NW terminals.)

|           | Rs    | Min.  |
|-----------|-------|-------|
| PS22A79   | 34Ω   | 85.0A |
| PS22A78-E | 48.7Ω | 59.5A |
| PS22A76   | 82.5Ω | 42.5A |
| PS22A74   | 82Ω   | 25.5A |
| PS22A73   | 107Ω  | 17.0A |
| PS22A72   | 261Ω  | 8.5A  |

For sense resistor, its large fluctuation leads to large fluctuation of SC trip level. So it is necessary to select small variation and good temperature characteristic type (within +/-1% is recommended).

Wattage of the sense resistor can be estimated in view of the fact that the maximum split ratio between the main and sense currents is about 4000:1. (In this case maximum sense current flows.)

The estimation example for PS22A78-E is described as below.

#### [Estimation example]

#### (1) Normal operation state

It is assumed that the maximum main current for normal operation is 70A (rated current x 2, for keeping a margin) and the sense resistance is  $48.7\Omega$ .

In this case, The maximum sense current flows through the sense resistor is calculated as below.

$$70A / 4000 = 17.5mA$$

And the loss at the sense resistor is

$$P=I^2 \cdot R \cdot t = (17.5 \text{ mA})^2 \times 48.7 \Omega = 15 \text{ mW}$$

#### (2) Short circuit state

When short circuit occures, its current depends on the condition, but up to IGBT saturation current (about 10 times of the rated current =350A) flows. So the sense current is

But this current shut down within 2µs by SC protection. And the average loss at the sense resistor is

$$P=I^2 \cdot R \cdot t = (87.5 \text{ mA})^2 \times 48.7 \Omega \times 2 \mu \text{ s} / 1 \text{ s} = 0.0007 \text{ mW}$$

As explained above, over 1/8W wattage resistor will be suitable, but it is necessary to confirm on your real system finally.

#### [Remarks]

It takes more time (Table 2-8) from inputting over threshold voltage to CIN terminal to shutting down IGBTs. (Because of IC's transfer delay)

Table 2-8 Internal time delay of IC

| Item                   | min | typ | max | Unit |
|------------------------|-----|-----|-----|------|
| IC transfer delay time | 0.3 | 0.5 | 1.0 | μs   |

Therefore, the total delay time from short circuit occurring to shutting down IGBTs is the sum of the delay by the outer RC filter and this IC delay.

#### [SC protection (N-side only)]

- a1. Normal operation: IGBT ON and outputs current.
- a2. Short circuit current detection (SC trigger) (It is recommended to set RC time constant 1.5~2.0μs so that IGBT shut down within 2.0μs when SC.)
- a3. All N-side IGBTs' gates are hard interrupted.
- a4. All N-side IGBTs turn OFF.
- a5. Fo outputs with a fixed pulse width determined by the external capacitance CFO.
- a6. Input "L": IGBT off.
- a7. Fo finishes output, but IGBTs don't turn on until inputting next ON signal (L→H). (IGBT of each phase can return to normal state by inputting ON signal to each phase.)
- a8. Normal operation: IGBT ON and outputs current.



Fig.2-6 SC protection timing chart

[About Short Circuit Protection by Sense IGBT]

This function aims to protect from Short Circuit like arm short or load short. If high accuracy of protection current level (e.g. protection for demagnetizing motor) is necessary, it is recommended to adopt the method by detecting the voltage at outer shunt resistors into main current path. In that case, the current split ratio between main and sense currents varies, thus minimum SC protection trip level changes from the value in Table 2-7. Therefore, adjustment of the sense resistance will be needed. The example of minimum SC trip level with outer shunt resistor is described in Table 2-9. (PS22A72, at sense resistance  $261\Omega$ ) Please contact us about selecting sense resistance in the case of inserting outer shunt resistors.

Table 2-9 SC protection trip level (PS22A72, sense resistance 261Ω)

| Outer shunt resistance | Minimum SC trip level |
|------------------------|-----------------------|
| Nothing                | 8.5A                  |
| 22mΩ                   | 5.6A                  |
| 68mΩ                   | 4.3A                  |

It is recommended to set outer shunt resistance to the value as shown in Table 2-10 or less because too large shunt resistance causes decrease of IGBT saturation current by decreasing gate voltage at large current. (Large current makes large voltage drop at shunt resistor.) For shunt resistor, select low parasitic inductance resistor like surface mounted device type and pattern the wiring from the N-side emitter (NU, NV, NW) terminals as short as possible because of reducing surge by shutdown at large short circuit current.

Table 2-10 Recommended maximum outer shunt resistance

|           | Rs           |
|-----------|--------------|
| PS22A79   | 7mΩ          |
| PS22A78-E | 10mΩ         |
| PS22A76   | 14mΩ         |
| PS22A74   | $23 m\Omega$ |
| PS22A73   | $34 m\Omega$ |
| PS22A72   | 67mΩ         |

As a method that combines short circuit and over current protection function, there is a method which doesn't use sense resistor too. It is the same method as former DIPIPM Ver.3 and the example of protection circuit is described in Fig.2-7.

The SC protection trip level is needed to set to double the rated current or less. And it is recommended to set the reference voltage of comparators to about 0.5V and select the shunt resistance in order that the SC trip level becomes double the rated current or less. (e.g. In the case that the protection level is set to rated current for PS22A78-E (rated current 35A),  $R=0.5V/70A=7.2m\Omega$  or more)

When this protection method is applied, the rated sense resistor Rs should be connected between Vsc terminal and GND for protecting from surge too. (Don't leave it open.)



Fig.2-7 Example of SC protection circuit without detecting sense current.

#### Note:

- It is necessary to set the time constant R<sub>f</sub>C<sub>f</sub> of external comparator input so that IGBT can stop within 2µs when short circuit occurs. SC interrupting time might vary with the wiring pattern, comparator speed and so on. If additional RC filter is inserted into OR output, it is necessary to consider its delay too.
- The threshold voltage Vref is recommended to set about 0.5V.
- Select the shunt resistance so that SC trip-level is less than double the rated current.
- To avoid malfunction, the wiring A, B, C should be as short as possible.
- The point D at which the wiring to comparator is divided should be near the terminal of shunt resistor.
- OR output high level should be over 1V at all temperature range.

#### 2.2.2 Control Supply UV Protection

The UV protection is designed for preventing unexpected operating behavior as described in Table 2-11.

Both P-side and N-side have UV protecting function. However, fault signal (Fo) output only corresponds to N-side UV protection. Fo output continuously during UV state.

In addition, there is a noise filter (typ. 10µs) integrated in the UV protection circuit to prevent instantaneous UV erroneous trip. Therefore, the control signals are still transferred in the initial 10µs after UV happened.

Table 2-11 DIPIPM operating behavior versus control supply voltage

| Control supply voltage           | Operating behavior                                                       |
|----------------------------------|--------------------------------------------------------------------------|
|                                  | Equivalent to zero power supply.                                         |
|                                  | UV function is inactive, no Fo output.                                   |
| 0-4.0V (P, N)                    | Normally IGBT does not work. But, external noise may cause DIPIPM        |
| 0-4.0V (F, N)                    | malfunction (turns ON), so DC-link voltage need to turn on after control |
|                                  | supply turning on. (Avoid inputting ON-signals to DIPIPM before the      |
|                                  | control supply coming up to 13.5V)                                       |
| 4.0-UV trip level (P, N)         | UV function becomes active and output Fo (N-side only).                  |
| 4.0-0 v trip level (P, N)        | Even if control signals are applied, IGBT does not work                  |
| LIV trip lovel 12 EV/NV 12 OV/DV | IGBT can work. However, conducting loss and switching loss will          |
| UV trip level-13.5V(N),13.0V(P)  | increase, and result extra temperature rise at this state,.              |
| 13.5-16.5V (N), 13.0-18.5V (P)   | Recommended conditions. (Normal operation)                               |
| 40 F 20 0\/ (NI) 40 F 20 0\/ (D) | IGBT works. However, switching speed becomes fast and saturation         |
| 16.5-20.0V (N),18.5-20.0V (P)    | current becomes large at this state, increasing SC broken risk.          |
| 20.0V- (P, N)                    | Over maximum voltage rating. The control circuit will be destroyed.      |

#### Ripple Voltage Limitation of Control Supply

If high frequency precipitous noise is superimposed to the control supply line, IC malfunction might happen and cause DIPIPM erroneous operation. To avoid such problem happens, line ripple voltage should meet the following specifications:

 $dV/dt \le +/-1V/\mu s$ , Vripple  $\le 2Vp-p$ 

#### N-side UV Protection Sequence

- a1. Control supply voltage  $V_D$  exceeds under voltage reset level ( $UV_{Dr}$ ), but IGBT turns ON when inputting next ON signal ( $L \rightarrow H$ ).(IGBT of each phase can return to normal state by inputting ON signal to each phase.)
- a2. Normal operation: IGBT turn on and carry current.
- a3. V<sub>D</sub> level drops to under voltage trip level. (UV<sub>Dt</sub>).
- a4. All N-side IGBTs turn OFF in spite of control input condition.
- a5. Fo outputs for the period determined by the capacitance C<sub>FO</sub>, but output is extended during V<sub>D</sub> keeps below UV<sub>Dr</sub>.
- a6. V<sub>D</sub> level reaches UV<sub>Dr</sub>.
- a7. Normal operation: IGBT ON and carry current.



Fig.2-8 Timing chart of N-side UV protection

#### P-side UV Protection Sequence

- b1. Control supply voltage V<sub>DB</sub> rises. After the voltage reaches under voltage reset level UV<sub>DBr</sub>, IGBT can turn on when inputting next ON signal (L→H).
- b2. Normal operation: IGBT ON and outputs current.
- b3. V<sub>DB</sub> level drops to under voltage trip level (UV<sub>DBt</sub>).
- b4. IGBT of corresponding phase only turns OFF in spite of control input signal level, but there is no F<sub>O</sub> signal output.
- b5. V<sub>DB</sub> level reaches UV<sub>DBr</sub>.
- b6. Normal operation: IGBT ON and carry current.



Fig.2-9 Timing Chart of P-side UV protection

#### 2.2.3 Temperature Output Function

This function measures the temperature of control LVIC by built in temperature detecting circuit on LVIC. The heat generated at IGBT and FWDi transfers to LVIC through mold package and inner and outer heat sink. So that LVIC temperature cannot respond to rapid temperature change of power chips effectively. (e.g. motor lock, short current) It is recommended to use this function for protecting from excessive temperature rise by such cooling system down and continuance of overload operation. (Replacement from the thermistor which has been set on outer heat sink currently)

Also DIPIPM cannot shutdown IGBT and output fault signal automatically when temperature rises excessively. When temperature exceeds the defined protect level, controller (MCU) should stop the DIPIPM.

There are some differences about output characteristic and recommended outer circuit with V<sub>OT</sub> terminal between 5A~35 A rating products and 50A PS22A79.

- [A] Temperature output function for 5~35A rating products PS22A72,PS22A73,PS22A74,PS22A76 and PS22A78-E
- (1) V<sub>OT</sub> terminal circuit and outer additional circuit

Inner circuit of  $V_{OT}$  terminal is the output of OP amplifier circuit and is described as Fig.2-10 If the resistor is inserted between  $V_{OT}$  and  $V_{NC}$ (control supply GND) terminals, then the current (calculated by  $V_{OT}$  output  $\div$  resistance of inserted resistor) always flows as additional circuit current of LVIC. The current capability of  $V_{OT}$  output is described as Table 2-12.

Table 2-12 Output capability
(Tc=-20°C ~100°C)
min.
Source 1.7mA
Sink 0.1mA

 $\label{eq:source} \begin{array}{ll} \text{Source} & : \text{Current flow from $V_{\text{OT}}$ to outside.} \\ \text{Sink} & : \text{Current flow from outside to $V_{\text{OT}}$.} \end{array}$ 



Fig.2-10 Inner circuit of VOT terminal

This output might exceed 5V when temperature rises excessively, so it is recommended for protection of control part like MCU to insert a clamp Di between supply (e.g. 5V) of control part and this output.

#### (2) V<sub>OT</sub> output characteristics

The characteristics of V<sub>OT</sub> output vs. LVIC temperature is described as Fig.2-11.



Fig.2-11  $V_{\text{OT}}$  output vs. LVIC temperature

As mentioned above, the heat of power chips transfers to LVIC through the package and heat sink, and the relationship between LVIC temperature: Tic(=V<sub>OT</sub> output), case temperature: Tc(measuring point is defined on the datasheet), and junction temperature: Tj depend on the system cooling condition, heat sink, control strategy, etc. For example, the evaluation results in the case of using different size heat sink (Table 2-13) are described as

For example, the evaluation results in the case of using different size heat sink (Table 2-13) are described a Fig.2-12. As the result of evaluations, it is clear that two cases have different relationships between LVIC temperature Tic and case temperature Tc.

So when setting the threshold temperature for protection, it is necessary to measure the relationship between them on your real system. And when setting threshold temperature Tic, it is important to consider the protection temperature is at  $Tc \le 100^{\circ}$ C and  $Tj \le 150^{\circ}$ C.

Measuring each temperatures @ only 1 IGBT chip turns on (DC current, Ta=25°C)

Table 2-13 Outer heat sink

|   | Thermal resistance | Heat sink size   |
|---|--------------------|------------------|
|   | Rth(f-a)           | (LxDxH)          |
| Α | 2.20K/W            | 100 x 88 x 40 mm |
| В | 1.35K/W            | 200 x 88 x 40 mm |







(a) Heat sink A (b) Heat sink B Fig.2-12 IGBT loss vs. Tj, Tc, Tic(Ta=25°C, Typical)

A procedure example of setting protection temperature is described below.

Fig.2-13 indicates an example of the relationship between LVIC temperature Tic, case temperature Tc and junction temperature Tj, and Fig.2-14 is the relationship between  $V_{OT}$  and Tc, which is obtained by combining Fig.2-11 and Fig.2-13.

If the protection level is set to Tj=125°C (Tc=100°C), then  $V_{OT}$  threshold level should be set 3.75V which is the maximum value @ Tc=100°C in Fig.2-14.

In this case the variation of real Tc may become from 100°C to 115°C. But even if the real Tc will be maximum variation value 115°C, Tj becomes under 150°C (125°C+15°C=140°C<150°C).





Fig.2-13 IGBT loss vs. Tj, Tc, Tic(Typical) (Ta=80°C)

Fig.2-14 V<sub>OT</sub> vs. Tc (Typical)

As mentioned above, the relationship between Tic, Tc and Tj depends on the system cooling condition and control strategy, and so on. So please evaluate about these temperature relationship on your real system when considering the protection level.

If necessary, it is possible to ship the sample with the individual data of V<sub>OT</sub> vs. LVIC temperature.

#### [B] Temperature output function for 50A rating product PS22A79

#### (1) V<sub>OT</sub> terminal circuit and outer additional circuit

 $V_{OT}$  output circuit, which is described in Fig.2-15, is the output of OP amplifier circuit. The current capability of  $V_{OT}$  output is described as Table 2-14. Refer Fig.2-19 about output characteristics.

Table 2-14 Output capability

|        | (10=-20 C ~ 100 C |
|--------|-------------------|
|        | min.              |
| Source | 1.7mA             |
| Sink   | 0.1mA             |

Source : Current flow from  $V_{OT}$  to outside. Sink : Current flow from outside to  $V_{OT}$ .



Fig.2-15 Inner circuit of V<sub>OT</sub> terminal

#### • In the case of detecting lower temperature than room temperature

It is recommended to insert  $5k\Omega$  or more  $(5.1k\Omega)$  is recommended.) pull down resistor for getting linear output characteristics at lower temperature than room temperature. When the pull down resistor is inserted between  $V_{OT}$  and  $V_{NC}$  (control GND), the extra current calculated by  $V_{OT}$  output voltage / pull down resistance flows as LVIC circuit current continuously. In the case of only using  $V_{OT}$  for detecting higher temperature than room temperature, it isn't necessary to insert the pull down resistor.



Fig.2-16 V<sub>OT</sub> output circuit in the case of detecting low temperature

#### • In the case of using with low voltage controller(MCU)

In the case of using  $V_{\text{OT}}$  with low voltage controller (e.g. 3.3V MCU),  $V_{\text{OT}}$  output might exceed control supply voltage 3.3V when temperature rises excessively. If system uses low voltage controller, it is recommended to insert a clamp Di between control supply of the controller and this output for preventing over voltage.



Fig.2-17 V<sub>OT</sub> output circuit in the case of using with low voltage controller

#### In the case that the protection level exceeds control supply of the controller

In the case of using low voltage controller like 3.3V MCU, if it is necessary to set the trip  $V_{OT}$  level to control supply voltage (e.g. 3.3V) or more, there is the method of dividing the  $V_{OT}$  output by resistance voltage divider circuit and then inputting to A/D converter on MCU (Fig.2-18). In that case, sum of the resistances of divider circuit should be  $5k\Omega$  or more. About the necessity of clamp diode, we consider that the divided output will not exceed the supply voltage of controller generally, so it will be unnecessary to insert the clump diode. But it should be judged by the divided output level finally.



Fig.2-18 V<sub>OT</sub> output circuit in the case with high protection level

#### (2) V<sub>OT</sub> output characteristics

The characteristics of  $V_{\text{OT}}$  output vs. LVIC temperature is described as Fig.2-19.



Fig.2-19 V<sub>OT</sub> output vs. LVIC temperature

About setting method of protection temperature level, it is necessary to get the relationship between LVIC temperature, case temperature and junction temperature on your real system as with 5A~35A rating products mentioned above.

## 2.3 Package Outlines

2.3.1 Outline Drawing



Fig.2-20 Outline drawing

#### 2.3.2 Power Chip Position

Fig.2-21 indicates the center position of the each power chips. (This figure is the view from laser marked side.)



Fig.2-21 Power chip position

#### 2.3.3 Marking Position

The laser marking specification is described in Fig.2-22.

Corporate crest of Mitsubishi Electric, Type name (A), Lot number (B), and QR code mark are marked in the upper side of module.



QR code is registered trademark of DENSO WAVE INCORPORATED in JAPAN and other countries.

Fig.2-22 Laser marking view

## 2.3.4 Terminal Description

Table 2-15 Terminal description

|     | Table 2-15 Terminal description |                                                 |  |
|-----|---------------------------------|-------------------------------------------------|--|
| No. | Name                            | Description                                     |  |
| 1   | U <sub>P</sub>                  | U-phase P-side control input terminal           |  |
| 3   | $V_{P1}$                        | U-phase P-side control supply positive terminal |  |
| 4   | $V_{UFB}$                       | U-phase P-side drive supply positive terminal   |  |
| 6   | $V_{UFS}$                       | U-phase P-side drive supply GND terminal        |  |
| 7   | $V_P$                           | V-phase P-side control input terminal           |  |
| 9   | $V_{P1}$                        | V-phase P-side control supply positive terminal |  |
| 10  | $V_{VFB}$                       | V-phase P-side drive supply positive terminal   |  |
| 12  | $V_{VFS}$                       | V-phase P-side drive supply GND terminal        |  |
| 13  | $W_P$                           | W-phase P-side control input terminal           |  |
| 14  | $V_{P1}$                        | W-phase P-side control supply positive terminal |  |
| 15  | $V_{PC}$                        | P-side control supply GND terminal              |  |
| 16  | $V_{WFB}$                       | W-phase P-side drive supply positive terminal   |  |
| 18  | $V_{WFS}$                       | W-phase P-side drive supply GND terminal        |  |
| 19  | $V_{SC}$                        | Sense current detecting terminal                |  |
| 21  | $V_{N1}$                        | N-side control supply positive terminal         |  |
| 22  | $V_{NC}$                        | N-side control supply GND terminal              |  |
| 23  | V <sub>OT</sub>                 | LVIC temperature output terminal                |  |
| 24  | CIN                             | SC trip voltage detect terminal                 |  |
| 25  | CFO                             | Fault pulse output width set terminal           |  |
| 26  | Fo                              | Fault signal output terminal                    |  |
| 27  | $U_N$                           | U-phase N-side control input terminal           |  |
| 28  | $V_N$                           | V-phase N-side control input terminal           |  |
| 29  | W <sub>N</sub>                  | W-phase N-side control input terminal           |  |
| 34  | NW                              | W-phase N-side IGBT emitter terminal            |  |
| 35  | NV                              | V-phase N-side IGBT emitter terminal            |  |
| 36  | NU                              | U-phase N-side IGBT emitter terminal            |  |
| 37  | W                               | W-phase output terminal                         |  |
| 38  | V                               | V-phase output terminal                         |  |
| 39  | U                               | U-phase output terminal                         |  |
| 40  | Р                               | Inverter DC-link positive terminal              |  |

| No. | Name     | Description                                 |
|-----|----------|---------------------------------------------|
| 2   | $V_{PC}$ |                                             |
| 5   | $U_{PG}$ |                                             |
| 8   | $V_{PC}$ |                                             |
| 11  | $V_{PG}$ | Internal was (D                             |
| 17  | $W_{PG}$ | Internal use (Dummy pin)                    |
| 20  | $U_{NG}$ | Don't connect all dummy                     |
| 30  | $V_{NC}$ | pins to any other terminals or PCB pattern. |
| 31  | $W_{NG}$ | (Leave no connect)                          |
| 32  | $V_{NG}$ | (Leave no connect)                          |
| 33  | W        |                                             |
| 41  | U        |                                             |
| 42  | V        |                                             |

Table 2-16 Detailed description of input and output terminals

| _                                                                               | Symbol                                                                                                            | input and output terminals  Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Item                                                                            | Symbol                                                                                                            | Description  • Drive supply terminals for P-side IGBTs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| P-side drive supply<br>positive terminal<br>P-side drive supply<br>GND terminal | V <sub>UFB</sub> - V <sub>UFS</sub><br>V <sub>VFB</sub> - V <sub>VFS</sub><br>V <sub>WFB</sub> - V <sub>WFS</sub> | <ul> <li>By virtue of applying the bootstrap circuit scheme, individual isolated power supplies are not needed for the DIPIPM P-side IGBT drive. Each bootstrap capacitor is charged by the N-side V<sub>D</sub> supply during ON-state of the corresponding N-side IGBT in the loop.</li> <li>Abnormal operation might happen if the V<sub>D</sub> supply is not aptly stabilized or has insufficient current capability. In order to prevent malfunction caused by such unstability as well as noise and ripple in supply voltage, a bypass capacitor with favorable frequency and temperature characteristics should be mounted very closely to each pair of these terminals.</li> <li>Inserting a Zener diode (24V/1W) between each pair of control supply terminals is helpful to prevent control IC from surge destruction.</li> </ul> |
| P-side control supply terminal                                                  | V <sub>P1</sub>                                                                                                   | <ul> <li>Control supply terminals for the built-in HVIC and LVIC.</li> <li>In order to prevent malfunction caused by noise and ripple in the supply voltage, a bypass capacitor with favorable frequency characteristics should be mounted very closely to these terminals.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| N-side control supply terminal                                                  | $V_{N1}$                                                                                                          | <ul> <li>Carefully design the supply so that the voltage ripple caused by noise or by system operation is within the specified minimum limitation.</li> <li>It is recommended to insert a Zener diode (24V/1W) between each pair of control supply terminals to prevent surge destruction.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| N-side control GND terminal                                                     | $V_{PC} \ V_{NC}$                                                                                                 | <ul> <li>Control ground terminal for the built-in HVIC and LVIC.</li> <li>Ensure that line current of the power circuit does not flow through this terminal in order to avoid noise influences.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Control input terminal                                                          | $U_P, V_P, W_P$ $U_N, V_N, W_N$                                                                                   | <ul> <li>Control signal input terminals.</li> <li>Voltage input type. These are internally connected to Schmitt trigger circuit.</li> <li>The wiring of each input should be as short as possible to protect the DIPIPM from noise interference.</li> <li>Use RC coupling in case of signal oscillation.(Pay attention to threshold voltage of input terminal, because input circuit has pull down resistor (min 3.3kΩ))</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                          |
| Sense current detect terminal                                                   | V <sub>SC</sub>                                                                                                   | The sense current split at N-side IGBT flows out from this terminal. For SC protection, connect predefined resistor here.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Short-circuit trip voltage detecting terminal                                   | CIN                                                                                                               | <ul> <li>Input the potential of Vsc terminal (with sense resisteor) to CIN terminal for SC protection through RC filter (for the noise immunity).</li> <li>The time constant of RC filter is recommended to be up to 2µs.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Fault signal output terminal                                                    | F <sub>o</sub>                                                                                                    | <ul> <li>Fault signal output terminal for N-side abnormal state(SC or UV).</li> <li>This output is open drain type. F<sub>O</sub> signal line should be pulled up to a 5V logic supply with over 5kΩ resistor (for limitting the Fo sink current I<sub>FO</sub>up to 1mA.) Normally 10kΩ is recommended.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Fault pulse output width setting terminal                                       | CFO                                                                                                               | <ul> <li>The terminal is for setting the fault pulse output width.</li> <li>An external capacitor should be connected between this terminal and V<sub>NC</sub>.</li> <li>When 22nF capacitor is connected, then the Fo pulse width becomes 2.4ms.</li> <li>C<sub>FO</sub> = t<sub>FO</sub> x 9.1 x 10<sup>-6</sup> (F)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Temperature output terminal                                                     | V <sub>OT</sub>                                                                                                   | <ul> <li>LVIC temperature is ouput by analog signal. It is ouput of OP amplifer internally.</li> <li>It is recommended to connect 5.1kΩ pulldown resistor if output linearlity is necessary under room temperature. (PS22A79 only)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Inverter DC-link positive terminal                                              | Р                                                                                                                 | <ul> <li>DC-link positive power supply terminal.</li> <li>Internally connected to the collectors of all P-side IGBTs.</li> <li>To suppress surge voltage caused by DC-link wiring or PCB pattern inductance, smoothing capacitor should be inserted very closely to the P and N terminal. It is also effective to add small film capacitor with good frequency characteristics.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Inverter DC-link negative terminal                                              | NU,NV,NW                                                                                                          | <ul> <li>Open emitter terminal of each N-side IGBT</li> <li>If usage of common emitter is needed, connect these terminals together at the point as close from the package as possible.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Inverter power output terminal                                                  | U, V, W                                                                                                           | <ul> <li>Inverter output terminals for connection to inverter load (e.g. AC motor).</li> <li>Each terminal is internally connected to the intermidiate point of the corresponding IGBT half bridge arm.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

Note: Use oscilloscope to check voltage waveform of each power supply terminals and P&N terminals, the time division of OSC should be set to about 1µs/div. Please ensure the voltage (including surge) not exceed the specified limitation.

#### 2.4 Mounting Method

This section shows the electric spacing and mounting precautions.

#### 2.4.1 Electric Spacing

The electric spacing specification of Large DIPIPM Ver.4 is shown in Table 2-17

Table 2-17 Minimum insulation distance

|                                                    | Clearance (mm) | Creepage (mm) |
|----------------------------------------------------|----------------|---------------|
| Between live power terminals with high potential   | 7.1            | 7.9           |
| Between live control terminals with high potential | 3.3            | 5.6           |
| Between terminals and heat sink                    | 3.7            | 5.6           |

#### 2.4.2 Mounting Method and Precautions

When installing the module to the heat sink, excessive or uneven fastening force might apply stress to inside chips. Then it will lead to a broken or degradation of the chips or insulation structure. The recommended fastening procedure is shown in Fig.2-23. When fastening, it is necessary to use the torque wrench and fasten up to the specified torque. And pay attention to the foreign particle on the contact surface between the module and the heat sink. Even if the fixing of heatsink was done by proper procedure and condition, there is a possibility of damaging the package because of tightening by unexpected excessive torque or tucking particle. For ensuring safety it is recommended to conduct the confirmation test(e.g. insulation inspection) on the final product after fixing the DIPIPM with the heatsink.



Fig.2-23 Recommended screw fastening order

Temporary fastening (1)→(2) Permanent fastening (1)→(2)

Note: Generally, the temporary fastening torque is set to 20-30% of the maximum torque rating.

Not care the order of fastening (1) or (2), but need to fasten alternately.

| Table 2 To Mounting torque ar | One dition                           |
|-------------------------------|--------------------------------------|
| Table 2-18 Mounting torque ar | nd heat sink flatness specifications |

| Item                        | Condition                      | Min. | Тур. | Max. | Unit |
|-----------------------------|--------------------------------|------|------|------|------|
| Mounting torque             | Recommended 1.18N·m, Screw: M4 | 0.98 | -    | 1.47 | N∙m  |
| Flatness of outer heat sink | Refer Fig.2-19                 | -50  | -    | +100 | μm   |



Fig.2-24 Measurement point of heat sink flatness

In order to get effective heat dissipation, it is necessary to keep the contact area as large as possible to minimize the contact thermal resistance. Regarding the heat sink flatness (warp, concavity and convexity) on the module installation surface, the surface finishing-treatment should be within Rz12.

Evenly apply thermally conductive grease with 100µ-200µm thickness over the contact surface between the module and the heat sink, which is also useful for preventing corrosion. The contacting thermal resistance between DIPIPM case and heat sink Rth(c-f) is determined by the thickness and the thermal conductivity of the applied grease. For reference, Rth(c-f) is about 0.2K/W (per 1/6 module, grease thickness: 20µm, thermal conductivity: 1.0W/m-k). When applying grease and fixing heat sink, pay attention not to take air into grease. It might lead to make contact thermal resistance worse or loosen fixing in operation.

#### 2.4.3 Soldering Conditions

The recommended soldering condition is mentioned as below. (Note: The reflow soldering cannot be recommended for DIPIPM.)

#### (1) Flow (wave) Soldering

DIPIPM is tested on the condition described in Table 2-19 about the soldering thermostability, so the recommended conditions for flow (wave) soldering are soldering temperature is up to 265°C and the immersion time is within 11s.

However, the condition might need some adjustment based on flow condition of solder, the speed of the conveyer, and the land pattern and the through hole shape on the PCB, etc.

It is necessary to confirm whether it is appropriate or not for your real PCB finally.

Table 2-19 Reliability test specification

| Item                      | Condition      |  |  |
|---------------------------|----------------|--|--|
| Soldering Thermostability | 260±5°C, 10±1s |  |  |

#### (2) Hand soldering

Since the temperature impressed upon the DIPIPM may changes based on the soldering iron types (wattages, shape of soldering tip, etc.) and the land pattern on PCB, we cannot suggest the recommended temperature condition for hand soldering.

As a general requirement of the temperature profile for hand soldering, the temperature of the root of the DIPIPM terminal should be kept lower than 150°C for considering glass transition temperature (Tg) of the package molding resin and the thermal withstand capability of internal chips. Therefore, it is necessary to check the DIPIPM terminal root temperature, solderability and so on in your real PCB, when configure the soldering temperature profile. (It is recommended to set the soldering time as short as possible.)

For reference, the evaluation example of hand soldering with 50W soldering iron is described as below.

#### [Evaluation method]

- a. Sample: Large DIPIPM Ver.4
- b. Evaluation procedure
  - Put the soldering tip of 50W iron (temperature set to 400°C) on the terminal within 1mm from the toe. (The lowest heat capacity terminal (=control terminal) is selected.)
- Measure the temperature rise of the terminal root part by the thermocouple installed on the terminal root.





Fig.2-25 Heating and measuring point

Fig.2-26 Temperature alteration of the terminal root (Example)

#### [Note]

For soldering iron, it is recommended to select one for semiconductor soldering (12~24V low voltage type, and the earthed iron tip) and with temperature adjustment function.

## CHAPTER3 SYSTEM APPLICATION HIGHLIGHT

## 3.1 Application Guidance

This chapter states usage and interface circuit design hints.

#### 3.1.1 System Connection



Fig.3-1 Application System block diagram

3.1.2 Interface Circuit (Direct Coupling Interface example)

Fig.3-2 shows a typical application circuit of connecting with MCU or DSP directly.



Fig.3-2 Interface circuit example (Direct coupling)

#### Note

- 1 :If control GND and power GND are patterned by common wiring, it may cause malfunction by fluctuation of power GND level. It is recommended to connect control GND and power GND at only a N1 point at which NU, NV, NW are connected to power GND line.
- 2: It is recommended to insert a Zener diode D1 (24V/1W) between each pair of control supply terminals to prevent surge destruction.
- 3:To prevent surge destruction, the wiring between the smoothing capacitor and the P, N1 terminals should be as short as possible. Generally inserting a 0.1µ~0.22µF snubber capacitor C3 between the P-N1 terminals is recommended.
- 4:R1, C4 of RC filter for preventing protection circuit malfunction is recommended to select tight tolerance, temp-compensated type. The time constant R1C4 should be set so that SC current is shut down within 2µs. (1.5µs~2µs is general value.) SC interrupting time might vary with the wiring pattern, so the enough evaluation on the real system is recommended. If R1 is too small, it may leads to delay of protection. So R1 should be min. 10 times larger resistance than Rs. (100 times is recommended.)
- 5 :To prevent erroneous operation, the wiring of A, B, C should be as short as possible.
- 6 :For sense resistor, the variation within 1%(including temperature characteristics), low inductance type is recommended. And the over 1/8W is recommended, but it is necessary to evaluate in your real system finally.
- 7 :To prevent erroneous SC protection, the wiring from V<sub>SC</sub> terminal to CIN filter should be divided at the point D that is close to the terminal of sense resistor. And the wiring should be patterned as short as possible.
- 8 :All capacitors should be mounted as close to the terminals of the DIPIPM as possible. (C1: good temperature, frequency characteristic electrolytic type, and C2: 0.22μ~2.0μF, good temperature, frequency and DC bias characteristic ceramic type are recommended.)
- 9 :Input drive is High-active type. There is a min. 3.3kΩ pull-down resistor in the input circuit of IC. To prevent malfunction, the wiring of each input should be as short as possible. And it is strongly recommended to insert RC filter (e.g. R3=100Ω and C5=1000pF) and confirm the input signal level to meet the turn-on and turn-off threshold voltage. Thanks to HVIC inside the module, direct coupling to MCU without any opto-coupler or transformer isolation is possible.
- 10 :Fo output is open drain type. It should be pulled up to MCU or control power supply (e.g. 5V,15V) by a resistor that makes IFo up to 1mA. (IFO is estimated roughly by the formula of control power supply voltage divided by pull-up resistance. In the case of pulled up to 5V, 10kΩ (5kΩ or more) is recommended.)
- 11 :Error signal output width ( $t_{Fo}$ ) can be set by the capacitor connected to  $C_{FO}$  terminal.  $C_{FO}(typ.) = t_{Fo} x (9.1 \times 10^{-6}) (F)$
- 12 :High voltage (V<sub>RRM</sub> =1200V or more) and fast recovery diode (trr=less than 100ns or less) should be used for D2 in the bootstrap circuit.
- 13:If high frequency noise superimposed to the control supply line, IC malfunction might happen and cause erroneous operation. To avoid such problem, voltage ripple of control supply line should meet dV/dt ≤+/-1V/µs, Vripple≤2Vp-p.
- 14 :For DIPIPM, it isn't recommended to drive same load by parallel connection with other phase IGBT or other DIPIPM.

3.1.3 Interface Circuit (Opto-coupler Isolated Interface)



Fig.3-3 Interface circuit example with opto-coupler

#### Note:

- (1) High speed (high CMR) opto-coupler is recommended.
- (2) Fo terminal sink current is max.1mA. A buffer circuit will be necessary to drive an opto-coupler.
- (3) To prevent malfunction, it is strongly recommended to insert RC filter (e.g. R3=100Ω and C5=1000pF) and confirm the input signal level to meet turn-on and turn-off threshold voltage.
- (4) About comparator circuit at V<sub>OT</sub> output, it is recommended to design the input circuit with hysteresis because of preventing output chattering.

## 3.1.4 Circuits of Signal Input terminals and Fo Terminal

Large DIPIPM Ver.4 is high-active input logic. A  $3.3k\Omega(min)$  pull-down resistor is built-in each input circuit of the DIPIPM as shown in Fig.3-4, so external pull-down resistor is not needed.

When using same PCB for 600V large DIPIPM Ver.4 PS21A7\* series and 1200V series PS22A7\* which have same package, it needs to give attention to the difference of input threshold voltage.



Fig.3-4 Internal structure of control input terminals

Table 3-1 Input threshold voltage ratings (Tj=25°C)

| Item                       | Symbol   | Condition                | Min. | Тур. | Max. | Unit |
|----------------------------|----------|--------------------------|------|------|------|------|
| Turn-on threshold voltage  | Vth(on)  | $U_P, V_P, W_P - V_{PC}$ | -    | -    | 3.5  | \ /  |
| Turn-off threshold voltage | Vth(off) | $U_N, V_N, W_N - V_{NC}$ | 0.8  | -    | -    | V    |

The wiring of each input should be patterned as short as possible. And more noisy in the application of using 1200V rating DIPIPM, so it is strongly recommended to insert RC filter. There are limits for the minimum input pulse width in the DIPIPM. DIPIPM might make no response or delayed response, if the input pulse width (both on and off) is shorter than the specified value. (Refer Table 3-2)



Fig.3-5 Control input connection

Note: Design for input RC filter depends on the PWM control scheme used in the application and the wiring impedance of the printed circuit board. But because more noisy in the application for 1200V, it is strongly recommended to insert RC filter. (Time constant: over 100ns. e.g.  $100\Omega$ , 1000pF)

DIPIPM input signal interface integrates a  $3.3k\Omega(min.)$  pull-down resistor. Therefore, when using RC filter, be careful to satisfy the turn-on threshold voltage requirement.

Fo output is open drain type. It should be pulled up to the positive side of 5V or 15V power supply with the resistor that limits Fo sink current  $I_{Fo}$  under 1mA. In the case of pulling up to 5V supply, over  $5.1k\Omega$  is needed. ( $10k\Omega \implies is$  recommended.)

Table 3-2 Allowable minimum input pulse width

|                  | Symbol      | Condition                                                                                                                                                                                                                      |                                          | PN        | Minimum value | Unit |
|------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-----------|---------------|------|
|                  |             |                                                                                                                                                                                                                                |                                          | PS22A72   | 2.0           |      |
| On signal PWIN(o |             |                                                                                                                                                                                                                                |                                          | PS22A73   | 2.0           |      |
|                  | DW/IN/(op)  |                                                                                                                                                                                                                                |                                          | PS22A74   | 2.0           |      |
|                  | PVVIIN(OII) |                                                                                                                                                                                                                                | -                                        | PS22A76   | 1.5           |      |
|                  |             |                                                                                                                                                                                                                                |                                          | PS22A78-E | 1.5           |      |
|                  |             |                                                                                                                                                                                                                                |                                          | PS22A79   | 1.5           |      |
| Off signal       | PWIN(off)   | $I(\text{off}) \begin{tabular}{ll} $350 \le V_{CC} \le 800V, \\ $13.5 \le V_{D} \le 16.5V, \\ $13.5 \le V_{DB} \le 18.5V, \\ $-20 \le T_{C} \le 100^{\circ}C, \\ $N$ line wiring inductance less than $10nH$ \\ \end{tabular}$ | Up to rated current                      | PS22A72   | 2.5           |      |
|                  |             |                                                                                                                                                                                                                                |                                          | PS22A73   | 2.5           |      |
|                  |             |                                                                                                                                                                                                                                |                                          | PS22A74   | 2.5           | μs   |
|                  |             |                                                                                                                                                                                                                                |                                          | PS22A76   | 2.3           |      |
|                  |             |                                                                                                                                                                                                                                |                                          | PS22A78-E | 2.3           |      |
|                  |             |                                                                                                                                                                                                                                |                                          | PS22A79   | 3.0           |      |
|                  |             |                                                                                                                                                                                                                                | From rated current to 1.7x rated current | PS22A72   | 2.9           |      |
|                  |             |                                                                                                                                                                                                                                |                                          | PS22A73   | 2.9           |      |
|                  |             |                                                                                                                                                                                                                                |                                          | PS22A74   | 2.9           |      |
|                  |             |                                                                                                                                                                                                                                |                                          | PS22A76   | 2.9           |      |
|                  |             |                                                                                                                                                                                                                                |                                          | PS22A78-E | 2.9           |      |
|                  |             |                                                                                                                                                                                                                                |                                          | PS22A79   | 3.5           |      |

<sup>\*)</sup> Input signal with ON pulse width less than PWIN(on) might make no response.

IPM might make delayed response or no response for the input signal with off pulse width less than PWIN(off).

Refer Fig.3-6 about delayed response.



Real line: off pulse width>PWIN(off); turn on time t1 Broken line: off pulse width<PWIN(off); turn on time t2 (t1:Normal switching time)

Fig.3-6 Delayed response with shorter input off (P-side only)

#### (2) Internal Circuit of Fo Terminal

 $F_O$  terminal is an open drain type, it should be pulled up to control supply (e.g. 5V) as shown in Fig.3-5. Fig.3-7 shows the typical V-I characteristics of Fo terminal. The maximum sink current of Fo terminal is 1mA. (I<sub>FO</sub> can be estimated from I<sub>FO</sub>=control supply voltage / pull up resistance approximately.) If opto-coupler is applied to this output, please pay attention to the opto-coupler drive ability.

Table 3-3 Electric characteristics of Fo terminal

| Item                 | Symbol    | Condition                                 | Min. | Тур. | Max. | Unit |
|----------------------|-----------|-------------------------------------------|------|------|------|------|
| Foult output voltage | $V_{FOH}$ | V <sub>SC</sub> =0V,Fo=10kΩ, 5V pulled-up | 4.9  | -    | -    | V    |
| Fault output voltage | $V_{FOL}$ | V <sub>SC</sub> =1V,Fo=1mA                | -    | -    | 0.95 | V    |



Fig.3-7 Fo terminal typical V-I characteristics (V<sub>D</sub>=15V, T<sub>i</sub>=25°C)

#### 3.1.5 Snubber Circuit

In order to prevent DIPIPM from the surge destruction, the wiring length between the smoothing capacitor and DIPIPM P-N terminals should be as short as possible. Also, a  $0.1\mu\sim0.22\mu\text{F}/630\text{V}$  snubber capacitor should be mounted to the position between P and the connect point of NU, NV and NW terminals as close as possible as Fig.3-8.



Fig.3-8 Recommended snubber circuit position

#### 3.1.6 Influence of Wiring

Influence of pattern wiring around the sense resistor for SC protection and GND is shown below.



Fig.3-9 External protection circuit

#### (1) Influence of the part-A wiring

The part-A wiring affects SC protection level. SC protection works by judging the voltage of the CIN terminals. If part-A wiring is too long, extra surge voltage generated by the wiring inductance will lead to fluctuation of SC protection level. This wiring should be as short as possible for limiting the surge voltage.

#### (2) Influence of the part-B wiring pattern

RC filter is added to remove noise influence occurring on the sense resistor. Filter effect will dropdown and noise will easily superimpose on the wiring, if part-B wiring (=after filtering part) is too long. Please install the RC filter near CIN, VNC terminals as close as possible.

#### (3) Influence of the part-D wiring pattern

Part-C wiring pattern gives influence to all the items described above, maximally shorten the GND wiring is expected. If control GND is connected to power GND by broad pattern, it may cause malfunction by power GND fluctuation. It is recommended to connect control GND and power GND at only a point at which NU, NV, NW are connected to power GND line.

#### 3.1.7 Precaution for Wiring on PCB



Fig.3-10 Precaution for wiring on PCB

The case example of trouble due to PCB pattern

|   | The case example of trouble due to the                                                        | Т ,                                                                                                                                                                                                                                                                                  |
|---|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | Case example                                                                                  | Matter of trouble                                                                                                                                                                                                                                                                    |
| 1 | Control GND pattern overlaps<br>power GND pattern.                                            | The surge, generated by the wiring pattern and di/dt of noncontiguous big current flows to power GND, transfers to control GND pattern. it causes the control GND level fluctuation, so that the input signal based on the control GND fluctuates too. Finally the arm short occurs. |
|   | •Ground loop pattern exists.                                                                  | Stray current flows to GND loop pattern, so that the control GND level and input signal level (based on the GND) fluctuates. Then the arm short occurs.                                                                                                                              |
| 2 | •Long pattern between NU, NV,<br>NW terminals and N1                                          | Long wiring pattern has big parasitic inductance and generates high surge when switching. This surge causes the matter as below.  •HVIC malfunction due to VS voltage (output terminal potential) dropping excessively.  •LVIC surge destruction                                     |
| 3 | Capacitors or zener diodes are nothing or located far from the terminals.                     | IC surge destruction or malfunction occurs.                                                                                                                                                                                                                                          |
| 4 | The input lines are located parallel and close to the floating supply lines for P-side drive. | Cross talk noise might be transferred through the capacitance between these floating supply lines and input lines to DIPIPM. Then incorrect signals are input to DIPIPM input, and arm short (short circuit) might occur.                                                            |

#### 3.1.8 SOA of DIPIPM

The following describes the SOA (Safety Operating Area) of DIPIPM.

V<sub>CES</sub>: Maximum rating of IGBT collector-emitter voltage

V<sub>CC</sub>: Supply voltage applied on P-N terminals

V<sub>CC(surge)</sub>: The total amount of V<sub>CC</sub> and the surge voltage generated by the wiring inductance and the

DC-link capacitor.

V<sub>CC(PROT)</sub>: DC-link voltage that DIPIPM can protect itself.





Fig.3-11 SOA at switching mode

Fig.3-12 SOA at short-circuit mode

#### In case of switching

 $V_{CES}$  represents the maximum voltage rating (1200V) of the IGBT. By subtracting the surge voltage (200V or less) generated by internal wiring inductance from  $V_{CES}$  is  $V_{CC(surge)}$ , that is 1000V. Furthermore, by subtracting the surge voltage (100V or less) generated by the wiring inductor between DIPIPM and DC-link capacitor from  $V_{CC(surge)}$  derives  $V_{CC}$ , that is 900V.

#### In case of Short-circuit

 $V_{\text{CES}}$  represents the maximum voltage rating (1200V) of the IGBT . By Subtracting the surge voltage (200V or less) generated by internal wiring inductor from  $V_{\text{CES}}$  is  $V_{\text{CC}(\text{surge})}$ , that is, 1000V. Furthermore, by subtracting the surge voltage (200V or less) generated by the wiring inductor between the DIPIPM and the electrolytic capacitor from  $V_{\text{CC}(\text{surge})}$  derives  $V_{\text{CC}}$ , that is, 800V.

#### 3.1.9 SCSOA

Fig.3-13 ~ Fig.3-18 show the typical SCSOA performance curves of each 1200V Large DIPIPM Ver.4 products. Conditions: Vcc=800V, Tj=125°C at initial state, Vcc(surge)≤1000V(surge included), non-repetitive, 2m load.

In the case of PS22A72 (5A rating) it means DIPIPM can shutdown maximum 65A(@V<sub>D</sub>=16.5V) short circuit current safely if IGBT turn on period is within 6µs(typical).

Since the SCSOA operation area will vary with the control supply voltage, DC-link voltage, and etc, it is necessary to set time constant of RC filter with a margin.



Fig.3-13 PS22A72 typical SCSOA curve



Fig.3-14 PS22A73 typical SCSOA curve



Fig.3-15 PS22A74 typical SCSOA curve



Fig.3-16 PS22A76 typical SCSOA curve



Fig.3-17 PS22A78-E typical SCSOA curve



Fig.3-18 PS22A79 typical SCSOA curve

#### 3.1.10 Power Life Cycles

When DIPIPM is in operation, repetitive temperature variation will happens on the IGBT junctions ( $\Delta T$ j). The amplitude and the times of the junction temperature variation affect the device lifetime.

Fig.3-19 shows the IGBT power cycle curve as a function of average junction temperature variation ( $\Delta T$ j).

(The curve is a regression curve based on 3 points of  $\Delta T$ j=46, 88, 98K with regarding to failure rate of 0.1%, 1% and 10%. These data are obtained from the reliability test of intermittent conducting operation)



Fig.3-19 Power cycle curve

## 3.2 Power Loss and Thermal Dissipation Calculation

#### 3.2.1 Power Loss Calculation

Simple expressions for calculating average power loss are given below:

#### Scope

The power loss calculation intends to provide users a way of selecting a matched power device for their VVVF inverter application. However, it is not expected to use for limit thermal dissipation design.

#### Assumptions

- (1) PWM controlled VVVF inverter with sinusoidal output;
- (2) PWM signals are generated by the comparison of sine waveform and triangular waveform.
- (3) Duty amplitude of PWM signals varies between  $\frac{1-D}{2} \sim \frac{1+D}{2}$  (%/100), (D: modulation depth).
- (4) Output current various with Icp-sinx and it does not include ripple.
- (5) Power factor of load output current is cosθ, ideal inductive load is used for switching.

#### • Expressions Derivation

PWM signal duty is a function of phase angle x as  $\frac{1+D\times\sin x}{2}$  which is equivalent to the output voltage variation. From the power factor  $\cos\theta$ , the output current and its corresponding PWM duty at any phase angle x can be obtained as below:

Output current = 
$$Icp \times \sin x$$
  
 $PWM \quad Duty = \frac{1 + D \times \sin(x + \theta)}{2}$ 

Then,  $V_{CE(sat)}$  and  $V_{EC}$  at the phase x can be calculated by using a linear approximation:

$$Vce(sat) = Vce(sat)(@ Icp \times \sin x)$$
  
 $Vec = (-1) \times Vec(@ Iecp(= Icp) \times \sin x)$ 

Thus, the static loss of IGBT is given by:

$$\frac{1}{2\pi} \int_0^{\pi} (Icp \times \sin x) \times Vce(sat) (@ Icp \times \sin x) \times \frac{1 + D\sin(x + \theta)}{2} \bullet dx$$

Similarly, the static loss of free-wheeling diode is given by:

$$\frac{1}{2\pi} \int_{\pi}^{2\pi} ((-1) \times Icp \times \sin x) ((-1) \times Vec(@Icp \times \sin x) \times \frac{1 + D\sin(x + \theta)}{2} \bullet dx$$

On the other hand, the dynamic loss of IGBT, which does not depend on PWM duty, is given by:

$$\frac{1}{2\pi} \int_0^{\pi} (Psw(on)(@ Icp \times \sin x) + Psw(off)(@ Icp \times \sin x)) \times fc \bullet dx$$

FWDi recovery characteristics can be approximated by the ideal curve shown in Fig.3-20, and its dynamic loss can be calculated by the following expression:



Fig.3-20 Ideal FWDi recovery characteristics curve

$$Psw = \frac{Irr \times Vcc \times trr}{4}$$

Recovery occurs only in the half cycle of the output current, thus the dynamic loss is calculated by:

$$\frac{1}{2} \int_{\pi}^{2\pi} \frac{Irr(@ Icp \times \sin x) \times Vcc \times trr(@ Icp \times \sin x)}{4} \times fc \bullet dx$$

$$= \frac{1}{8} \int_{\rho}^{2\pi} Irr(@ Icp \times \sin x) \times Vcc \times trr(@ Icp \times \sin x) \times fc \bullet dx$$

- Attention of applying the power loss simulation for inverter designs
  - Divide the output current period into fine-steps and calculate the losses at each step based on the
    actual values of PWM duty, output current, V<sub>CE(sat)</sub>, V<sub>EC</sub>, and Psw corresponding to the output current.
    The worst condition is most important.
  - PWM duty depends on the signal generating way.
  - The relationship between output current waveform or output current and PWM duty changes with the
    way of signal generating, load, and other various factors. Thus, calculation should be carried out on the
    basis of actual waveform data.
  - V<sub>CE(sat)</sub>, V<sub>EC</sub> and Psw(on, off) should be the values at Tj=125°C.

#### 3.2.2 Temperature Rise Considerations and Calculation Example

Fig.3-21 shows the typical characteristics of allowable motor rms current versus carrier frequency under the following inverter operating conditions based on power loss simulation results.

Conditions: V<sub>CC</sub>=600V, V<sub>D</sub>=V<sub>DB</sub>=15V, V<sub>CE(sat)</sub>=Typ., P.F=0.8, Switching loss=Typ., Tj=125°C, Tc=100°C, Rth(j-c)=Max., 3-phase PWM modulation, 60Hz sine waveform output



Fig.3-21 Effective current-carrier frequency characteristic

Fig.3-21 shows an example of estimating allowable inverter output rms current under different carrier frequency and permissible maximum operating temperature condition (Tc=100°C and Tj=125°C). The results may change for different control strategy and motor types. Anyway please ensure that there is no large current over device rating flowing continuously.

The inverter loss can be calculated by the free power loss simulation software provided by Mitsubishi Electric on its web site. (URL: <a href="http://www.mitsubishielectric.com/semiconductors/">http://www.mitsubishielectric.com/semiconductors/</a>)



Fig.3-22 Loss simulator screen image

### 3.3 Noise and ESD Withstand Capability

#### 3.3.1 Evaluation Circuit of Noise Withstand Capability

DIPIPM have been confirmed to be with over +/-2.0kV noise withstand capability by the noise evaluation under the conditions shown in Fig.3-23. However, noise withstand capability greatly depends on the test environment, the wiring patterns of control substrate, parts layout, and other factors; therefore an additional confirmation on prototype is necessary.



Fig.3-23 Noise withstand capability evaluation circuit

Note: C1: AC line common-mode filter 4700pF, PWM signals are input from microcomputer by using opto-couplers, 15V single power supply, Test is performed with IM

#### Test conditions

V<sub>CC</sub>=600V, V<sub>D</sub>=15V, Ta=25°C, no load

Scheme of applying noise: From AC line (R, S, T), Period T=16ms, Pulse width tw=0.05-1µs, input in random.

#### 3.3.2 Countermeasures and Precautions

DIPIPM improves noise withstand capabilities by means of reducing parts quantity, lowering internal wiring parasitic inductance, and reducing leakage current. But when the noise affects on the control terminals of DIPIPM (due to no good wiring pattern on PCB), the short circuit or malfunction of SC protection may occur. In that case, the countermeasures are recommended.



Publication Date: June 2014

#### 3.3.3 Static Electricity Withstand Capability

DIPIPM has been confirmed to be with +/-200V or more typical withstand capability against static electricity from the following tests shown in Fig.3-25 and Fig.3-26. The results are described in Table 3-4 and 3-5.



Fig.3-25 Surge test circuit example(V<sub>N1</sub> terminal)

Fig.3-26 Surge test circuit example(V<sub>P1</sub> terminal)

Conditions: Surge voltage increases by degree and only one-shot surge pulse is impressed at each surge voltage. (Limit voltage of surge simulator: ±4.0kV, Judged by change in V-I characteristic)

Table 3-4 Typical ESD capability for PS22A72, PS22A73, PS22A74, PS22A76 and PS22A78-E(typical data)

#### [Control terminal part]

For control part, since all models have same interface circuit on the control IC, they have same capability.

| Terminals                                                             | +           | -           |
|-----------------------------------------------------------------------|-------------|-------------|
| UP, VP, WP-V <sub>PC</sub>                                            | 0.7         | 2.1         |
| V <sub>P1</sub> - V <sub>NC</sub>                                     | 0.4         | 2.0         |
| $V_{UFB}$ - $V_{UFS}$ , $V_{VFB}$ - $V_{VFS}$ , $V_{WFB}$ - $V_{WFS}$ | 0.5         | 1.9         |
| UN, VN, WN-V <sub>NC</sub>                                            | 0.8         | 1.5         |
| $V_{N1}$ - $V_{NC}$                                                   | 4.0 or more | 4.0 or more |
| CIN-V <sub>NC</sub>                                                   | 0.8         | 1.4         |
| Fo-V <sub>NC</sub>                                                    | 1.6         | 2.1         |
| CFO-V <sub>NC</sub>                                                   | 1.4         | 1.6         |
| V <sub>OT</sub> -V <sub>NC</sub>                                      | 1.5         | 2.0         |

[Power terminal part for PS22A72

| Terminals                        | +           | -           |
|----------------------------------|-------------|-------------|
| V <sub>SC</sub> -V <sub>NC</sub> | 0.5         | 0.3         |
| P-NU, NV, NW                     | 4.0 or more | 4.0 or more |
| U-NU, V-NV, W-NW                 | 4.0 or more | 4.0 or more |

[Power terminal part for PS22A73]

| Terminals                        | +           | -           |
|----------------------------------|-------------|-------------|
| V <sub>SC</sub> -V <sub>NC</sub> | 0.5         | 0.5         |
| P-NU, NV, NW                     | 4.0 or more | 4.0 or more |
| U-NU, V-NV, W-NW                 | 4.0 or more | 4.0 or more |

[Power terminal part for PS22A74]

| Terminals                        | +           | -           |
|----------------------------------|-------------|-------------|
| V <sub>SC</sub> -V <sub>NC</sub> | 0.6         | 0.5         |
| P-NU, NV, NW                     | 4.0 or more | 4.0 or more |
| U-NU, V-NV, W-NW                 | 4.0 or more | 4.0 or more |

[Power terminal part for PS22A76]

| Terminals                        | +           | -           |
|----------------------------------|-------------|-------------|
| V <sub>SC</sub> -V <sub>PC</sub> | 0.3         | 0.3         |
| P-NU, NV, NW                     | 4.0 or more | 4.0 or more |
| U-NU, V-NV, W-NW                 | 4.0 or more | 4.0 or more |

[Power terminal part for PS22A78-E]

| Terminals                        | +           | -           |
|----------------------------------|-------------|-------------|
| V <sub>SC</sub> -V <sub>NC</sub> | 0.3         | 0.3         |
| P-NU, NV, NW                     | 4.0 or more | 4.0 or more |
| U-NU, V-NV, W-NW                 | 4.0 or more | 4.0 or more |

Table 3-5 Typical ESD capability for PS22A79

[Control terminal part]

| [Control terminal part]                                                                                      |             |             |
|--------------------------------------------------------------------------------------------------------------|-------------|-------------|
| Terminals                                                                                                    | +           | -           |
| UP, VP, WP-V <sub>NC</sub>                                                                                   | 0.8         | 1.1         |
| V <sub>P1</sub> - V <sub>NC</sub>                                                                            | 1.3         | 1.2         |
| V <sub>UFB</sub> -V <sub>UFS</sub> , V <sub>VFB</sub> -V <sub>VFS</sub> , V <sub>WFB</sub> -V <sub>WFS</sub> | 1.9         | 2.4         |
| UN, VN, WN-V <sub>NC</sub>                                                                                   | 0.9         | 1.4         |
| $V_{N1}$ - $V_{NC}$                                                                                          | 4.0 or more | 4.0 or more |
| CIN-V <sub>NC</sub>                                                                                          | 0.8         | 1.3         |
| Fo-V <sub>NC</sub>                                                                                           | 0.8         | 1.1         |
| CFO-V <sub>NC</sub>                                                                                          | 0.7         | 1.3         |
| V <sub>OT</sub> -V <sub>NC</sub>                                                                             | 0.9         | 1.6         |

## [Power terminal

| Terminals           | +           | -           |
|---------------------|-------------|-------------|
| $V_{SC}$ - $V_{NC}$ | 0.3         | 0.3         |
| P-NU, NV, NW        | 4.0 or more | 4.0 or more |
| U-NU, V-NV, W-NW    | 4.0 or more | 4.0 or more |

# **CHAPTER 4 Bootstrap Circuit Operation**

### 4.1 Bootstrap Circuit Operation

For three phase inverter circuit driving, normally four isolated control supplies (three for P-side driving and one for N-side driving) are necessary. But using floating control supply with bootstrap circuit can reduce the number of isolated control supplies from four to one (N-side control supply).

Bootstrap circuit consists of a bootstrap diode(BSD), a bootstrap capacitor(BSC) and a current limiting resistor.

It uses the BSC as a control supply for driving P-side IGBT. The BSC supplies gate charge when P-side IGBT turning ON and circuit current of logic circuit on P-side driving IC. (Fig.4-2) Since a capacitor is used as substitute for isolated supply, its supply capability is limited. This floating supply driving with bootstrap circuit is suitable for small supply current products like DIPIPM.

Charge consumed by driving circuit is re-charged from N-side 15V control supply to BSC via current limiting resistor and BSD when voltage of output terminal (U, V or W) goes down to GND potential in inverter operation. But there is the possibility that enough charge doesn't perform due to the conditions such as switching sequence, capacitance of BSC, limiting resistance and so on. Deficient charge leads to low voltage of BSC and might work under voltage protection (UV). This situation makes the loss of P-side IGBT increase by low gate voltage or stop switching. So it is necessary to consider and evaluate enough for designing bootstrap circuit. For more detail information about driving by the bootstrap circuit, refer the DIPIPM application note "Bootstrap Circuit Design Manual"

The circuit current characteristics in switching situation of P-side IGBT are described below.



Fig.4-1 Bootstrap Circuit Diagram

Fig.4-2 Bootstrap Circuit Diagram

#### 4.2 Bootstrap Supply Circuit Current at Switching State

Bootstrap supply circuit current  $I_{DB}$  at steady state is maximum 1.1mA for 1200V Large DIPIPM Ver.4 series. But at switching state, because gate charge and discharge are repeated by switching, the circuit current will exceed 1.1mA and increases proportional to carrier frequency. For reference, Fig.4-3~4-8 show the circuit current  $I_{DB}$  for P-side IGBT driving supply - carrier frequency fc typical characteristics for each products. (Conditions:  $V_D = V_{DB} = 15V$ , IGBT ON Duty=10, 30, 50, 70, 90%)



Fig.4-3 I<sub>DB</sub> vs. Carrier frequency for PS22A72



Fig.4-4 I<sub>DB</sub> vs. Carrier frequency for PS22A73



Fig.4-5 I<sub>DB</sub> vs. Carrier frequency for PS22A74



Fig.4-6  $I_{DB}$  vs. Carrier frequency for PS22A76



Fig.4-7 I<sub>DB</sub> vs. Carrier frequency for PS22A78-E



Fig.4-8 I<sub>DB</sub> vs. Carrier frequency for PS22A79

## 4.3 Note for designing the bootstrap circuit

When each device for bootstrap circuit is designed, it is necessary to consider various conditions such as temperature characteristics, change by lifetime, variation and so on. Note for designing these devices are listed as below. For more detail information about driving by the bootstrap circuit, refer the DIPIPM application note "Bootstrap Circuit Design Manual"

#### (1) Bootstrap capacitor

Electrolytic capacitors are used for BSC generally. And recently ceramic capacitors with large capacitance are also applied. But DC bias characteristic of the ceramic capacitor when applying DC voltage is considerably different from that of electrolytic capacitor. (Especially large capacitance type) Some differences of capacitance characteristics between electrolytic and ceramic capacitors are listed in Table 4-1.

Table 4-1 Differences of capacitance characteristics between electrolytic and ceramic capacitors

|                                                | Electrolytic capacitor                                                                                                                                     | Ceramic capacitor (large capacitance type)                                                                                   |
|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|
| Temperature characteristics (Ta:-20~ 85°C)     | <ul> <li>Aluminum type:     Low temp.: -10% High temp: +10%</li> <li>Conductive polymer aluminum solid type:     Low temp.: -5% High temp: +10%</li> </ul> | Different due to temp. characteristics rank<br>Low temp.: -5%~0%<br>High temp.: -5%~-10%<br>(in the case of B,X5R,X7R ranks) |
| DC bias<br>characteristics<br>(Applying DC15V) | Nothing within rating voltage                                                                                                                              | Different due to temp. characteristics, rating voltage, package size and so on -70%~-15%                                     |

DC bias characteristic of electrolytic capacitor is not matter. But it is necessary to note ripple capability by repetitive charge and discharge, life time which is greatly affected by ambient temperature and so on. Above characteristics are just example data which are obtained from the WEB, please refer to the capacitor manufacturers about detailed characteristics.

#### (2) Bootstrap diode

It is recommended for BSD to have same or higher blocking voltage with collector-emitter voltage  $V_{CES}$  of IGBT in DIPIPM. (i.e. 1200V or more is needed in the case of 1200V DIPIPM.) And its recovery time trr should be less than 100ns. (Fast recovery type)

Also *it is highly recommended to apply the high quality product such as small variations of blocking voltage*. If BSD broke by impressed overvoltage and shorted, it leads to the control ICs over voltage destruction because DC-link voltage (Vcc) is impressed upon low voltage area of control ICs. Then DIPIPM will lose various functions like protection and gate driving and it may lead to serious system destruction.

#### (3) Current limiting resistor

When designing limiting resistor, it is important to note its power rating, surge withstand capability (there is the possibility that surge may be impressed on the resistor when switching ON or OFF timing) and so on. Especially if small chip type resistor is applied, it is recommended to select anti-surge designed type. For detailed information, please refer to the resistor manufacturer.

## 4.4 Initial charging in bootstrap circuit

In the case of applying bootstrap circuit, it is necessary to charge to the BSC initially because voltage of BSC is 0V at initial state or it may go down to the trip level of under voltage protection after long suspending period (even 1s). BSC charging is performed by turning on all N-side IGBT normally. When outer load (e.g. motor) is connected to the DIPIPM, BSC charging may be performed by turning on only one phase N-side IGBT since potential of all output terminals will go down to GND level through the wiring in the motor. But its charging efficiency might become lower due to some cause. (e.g. wiring resistance of motor)

There are mainly two procedures for BSC charging. One is performed by one long pulse, and another is conducted by multiple short pulses. Multi pulse method is used when there are some restriction like control supply capability and so on.



Fig.4-9 Initial charging root



Fig.4-10 Example of waveform by one charging pulse

Initial charging needs to be performed until voltage of BSC exceeds recommended minimum supply voltage 13V. (It is recommended to charge as high as possible with consideration for voltage drop between the end of charging and start of inverter operation.)

After BSC was charged, it is recommended to input one ON pulse to the P-side input for reset of internal IC state before starting system. Input pulse width is needed to be longer than allowable minimum input pulse width PWIN(on). (e.g. 2.0µs or more for PS22A72. Refer the datasheet for each product.)

# **CHAPTER5 PACKAGE HANDLING**

## 5.1 Packaging Specification



Spacers are inserted into the top and bottom of the box. If there is some space on top of the box, additional buffer materials are also inserted.

Fig.5-1 Packaging Specification

# 5.2 Handling Precautions

| $\triangle$ | <b>^</b> |      |
|-------------|----------|------|
| /!\         | Cauti    | Ions |

#### Transportation

- •Put package boxes in the correct direction. Putting them upside down, leaning them or giving them uneven stress might cause electrode terminals to be deformed or resin case to be damaged.
- •Throwing or dropping the packaging boxes might cause the devices to be damaged.
- •Wetting the packaging boxes might cause the breakdown of devices when operating. Pay attention not to wet them when transporting on a rainy or a snowy day.

#### Storage

•We recommend temperature and humidity in the ranges 5-35°C and 45-75%, respectively, for the storage of modules. The quality or reliability of the modules might decline if the storage conditions are much different from the above.

#### Long storage

•When storing modules for a long time (more than one year), keep them dry. Also, when using them after long storage, make sure that there is no visible flaw, stain or rust, etc. on their exterior.

#### Surroundings

•Keep modules away from places where water or organic solvent may attach to them directly or where corrosive gas, explosive gas, fine dust or salt, etc. may exist. They might cause serious problems.

# Flame resistance

•The epoxy resin of case material is flame-resistant type (UL standard 94V-0), but they are not noninflammable.

#### Static electricity

- •ICs and power chips with MOS gate structure are used for the DIPIPM power modules. Please keep the following notices to prevent modules from being damaged by static electricity.
- (1) Precautions against the device destruction caused by the ESD When the ESD of human bodies, packaging and etc. are applied to terminal, it may damage and destroy devices. The basis of anti-electrostatic is to inhibit generating static electricity possibly and quick dissipation of the charged electricity.
- \*Containers that charge static electricity easily should not be used for transit and for storage.
- \*Terminals should be always shorted with a carbon cloth or the like until just before using the module. Never touch terminals with bare hands.
- \*Should not be taking out DIPIPM from tubes until just before using DIPIPM and never touch terminals with bare hands.
- \*During assembly and after taking out DIPIPM from tubes, always earth the equipment and your body. It is recommended to cover the work bench and its surrounding floor with earthed conductive mats.
- \*When the terminals are open on the printed circuit board with mounted modules, the modules might be damaged by static electricity on the printed circuit board.
- \*If using a soldering iron, earth its tip.
- (2) Notice when the control terminals are open
- \*When the control terminals are open, do not apply voltage between the collector and emitter. It might cause malfunction.
- \*Short the terminals before taking a module off.

# **Revision Record**

| Rev. | Date       | Points                                             |
|------|------------|----------------------------------------------------|
| 1    | 10/15/2012 | New                                                |
| 2    | 1/ 6/2014  | Section 2.4.2     Add Fig.3-22     Add section 4.4 |

# Keep safety first in your circuit designs!

Mitsubishi Electric Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of non-flammable material or (iii) prevention against any malfunction or mishap.

# Notes regarding these materials

- •These materials are intended as a reference to assist our customers in the selection of the Mitsubishi semiconductor product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Mitsubishi Electric Corporation or a third party.
- •Mitsubishi Electric Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- •All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Mitsubishi Electric Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor for the latest product information before purchasing a product listed herein.
- The information described here may contain technical inaccuracies or typographical errors. Mitsubishi Electric Corporation assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
- Please also pay attention to information published by Mitsubishi Electric Corporation by various means, including the Mitsubishi Semiconductor home page (http://www.MitsubishiElectric.com/).
- •When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Mitsubishi Electric Corporation assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- •Mitsubishi Electric Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- •The prior written approval of Mitsubishi Electric Corporation is necessary to reprint or reproduce in whole or in part these materials.
- •If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
- Any diversion or re-export contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- •Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor for further details on these materials or the products contained therein.

© 2014 MITSUBISHI ELECTRIC CORPORATION. ALL RIGHTS RESERVED. DIPIPM and CSTBT are registered trademarks of MITSUBISHI ELECTRIC CORPORATION.